





International Journal of Microsystems and IoT ISSN: (Online) Journal homepage: https://www.ijmit.org

# Image scaling implementation for portable medical devices in support of VLSI architecture realization

Mrinalini H. Joshi, Pratibha P. Shingare

**Cite as:** Joshi, M. H., & Shingare, P. P. (2024). Image scaling implementation for portable medical devices in support of VLSI architecture realization. International Journal of Microsystems and IoT, 2(11), 1317-1320. <u>https://doi.org/10.5281/zenodo.14496501</u>

| 9         | © 2024 The Author(s). Public | shed by India | n Society for | VLSI Education, Ranchi, Iı<br>— | ndia |
|-----------|------------------------------|---------------|---------------|---------------------------------|------|
|           | Published online: 29 Noven   | nber 2024     |               | _                               |      |
|           | Submit your article to this  | journal:      | C.            | _                               |      |
| 111       | Article views:               | ľ             |               | _                               |      |
| ď         | View related articles:       | C.            |               |                                 |      |
| CrossMark | View Crossmark data:         |               |               | -                               |      |

DOI: https://doi.org/10.5281/zenodo.14496501

Full Terms & Conditions of access and use can be found at https://ijmit.org/mission.php

## Image scaling implementation for portable medical devices in support of VLSI architecture realization

Mrinalini H.Joshi, Pratibha P.Shingare

Department of Electronics and Telecommunication Engineering, College of Engineering, Pune, India

#### ABSTRACT

Amongst the challenges in image processing, image scaling is a particular challenge that depends on factors, including geometrical concepts. Image scaling is required when source resolution is varied from the target image. The application of image scaling techniques for end -user devices, researchers, and designers is getting new opportunities and facing challenges for realizing of image scaling techniques. To realize image scaling with VLSI design, researchers started to focus on identifying technological aspects that will play a role in making the scaling realization successful. This paper focuses on implementation of the proposed block diagram for the image scaling algorithm intended for VLSI architecture realization for different applications.

#### 1. INTRODUCTION

Image processing and scaling play a vital role in medicine [1]- [2]. Medical image scaling helps to diagnose patients' diseases. This is done on the basis of medical images collected through different medical image modalities. Application of correct interpolation technique is required to be done for maintaining image quality [3]. The doctor, as an end-user, will see the image and can correctly diagnose the disease. This can also be done by the doctors remotely and on any handheld or available portable device. VLSI realization of image scaling is helpful to support this real- time application.

#### Potential Benefits of VLSI realization of image scaling:

-Scaling up and down of image as per requirement in any

medical image processing application such as robotic surgery

- -Beneficial for portable end-user devices that the doctors can carry with them during emergencies
- -Hardware implementation would result in high performance Concerning power, speed, and reconstruction of image quality

#### Challenges with VLSI realization of image scaling:

-To maintain image quality of the scaled image after application of required image scaling factor.

- -To reduce computational complexity and memory requirements for target scaled image
- -To design low power and low- cost image scaling architecture

### 2. LITERATURE SURVEY

Image scaling is conceptually nothing but re-sampling or resizing of images [1]. Re-sizing is required as a received image from various sources is different than sent [5]. The literature survey shows that the scaling of images mainly includes the interpolation technique that works by using known pixel points to estimate unknown pixel points as per the image scaling requirement. To maintain quality of scaled images, different polynomial based interpolation techniques like nearest neighbor, bilinear and bicubic are preferred by many researchers [10],[11]. Recently some non-polynomial methods like blending kernels, adaptive 2-D autoregressive modelling, orientation adaptive interpolation, adaptive scheme and arbitrary scaling factor etc. are also included to maintain image quality and other performance measures [4][6][7]. The comparative study of relevant interpolation techniques and PSNR values collected from literature [12] is shown in table below.

 Table 1: PSNR calculations as per literature

| Images         | Biline | Bicu  |  |
|----------------|--------|-------|--|
|                | ar     | bic   |  |
| Foreman        | 29.82  | 30.01 |  |
| 352×288        |        |       |  |
| Lena 352×288   | 30.13  | 30.42 |  |
| News 352×288   | 28.84  | 29.38 |  |
| Football       | 27.42  | 28.04 |  |
| 352×288        |        |       |  |
| Ice 704×576    | 35.36  | 35.74 |  |
| Crew 704×576   | 36.31  | 36.98 |  |
| Calendar       | 28.10  | 28.25 |  |
| 1280×720       |        |       |  |
| Raven 1280×720 | 42.52  | 43.68 |  |
| Average        | 32 31  | 32.81 |  |

Implementation of a proposed block diagram is carried out and results are collected on equal basis for X-ray images to support work for portable medical devices. The result of Xray images is shown in the results section of this paper.



KEYWORDS

Image scaling, interpolation, VLSI realization, Low power

#### 3. FUNCTIONAL BLOCK DIAGRAM

The proposed block diagram is as shown in Fig.1 below:



Fig. 1: Functional block diagram

#### 4. BLOCK DIAGRAM DESCRIPTION

• Input Image: A medical image will be given as an input to the Pixel comparator

• Display Size detector/Screen resolution detector: It will find out breadth as well as height of the display screen and accordingly convert it in to pixel-by-pixel form. This will be given as an input to Pixel comparator

• Pixel comparator will compare Image size with display screen size. It will take a ratio based on two obtained parameters and will decide the scaling factor. It will take the ratio of image size to screen size

-Scaling factor can range for values as below or more than 1 -If the scaling factor is a lesser amount of 1, the interpolator will scale up the input image as per the screen size

-If the scaling factor is more than 1, the interpolator will scale down the input Image

#### 5. ALGORITHM

Step 1: Image input and screen size input to be given to pixel size comparator

Step 2: Pixel comparator will find ratio of image to screen resolution

Step 3: Calculation of scaling factor s will be done by pixel comparator

Step 4: S<1, image upscaling and S>1, image downscaling

Step 5: Scaling factor input to bilinear interpolator that will scale up or scale down as per S value

#### 6. IMPLEMENTATION

Three interpolation methods listed below are implemented using python interpreted high-level general-purpose programming language.

- 1) Bilinear interpolation [24]
- 2) Bicubic interpolation [23]
- 3) Winscale algorithm [21]

For image quality analysis, quality metrics like PSNR and SSIM are used. These values are calculated for different sample X-ray images of different sizes and tested for scaling application as per scale factor calculated. Specific display screen size can be given as a reference and also it can detect it automatically.

#### 7. RESULTS

Image scaling is done on sample images using interpolation techniques. A comparative table is prepared for PSNR as well as SSIM for measuring image quality. It is given in the table below using bilinear interpolation as a sample interpolation method for testing. Different x-ray images are used, and corresponding values are as listed in the table 2 below:

Table 2: Obtained image quality parameters

| Test         | PSNR    | SSIM   |
|--------------|---------|--------|
| Image        |         |        |
| /parameter   |         |        |
| X-ray image1 | 44.7179 | 0.0697 |
| X-ray image2 | 37.7608 | 0.0876 |
| X-ray image3 | 50.3708 | 0.0578 |
| X-ray image4 | 37.7608 | 0.0879 |

Sample output images are as shown in the figure 2 below:



### Fig. 2 Sample Output

For obtaining the results, sample screen size and sample X-ray image size is given as an input. The scaling was

performed as per the scaling factor obtained and scaled image output is obtained.

#### 8. CONCLUSION

A block diagram for image scaling is proposed through this paper to automatically detect the scaling factor and scale the image as per the value of calculated scale factor. Bilinear interpolation method as an example is used for result comparison and the image quality parameters are compared for different images. The proposed block diagram and functioning algorithm provides good image quality using bilinear interpolation method. It is also tested with other interpolation methods like Winscale and Bicubic and found that it can be helpful for various medical devices for image scaling applications.

#### 9. FUTURE SCOPE

The VLSI implementation of medical image scaling can also be done focusing on low power portable medical devices.

#### REFERENCES

- V. Ramadevi, K. Manjunatha Chari (2019). FPGA realization of an efficient image scalar with modified area generation technique. Springer Science+Business Media, LLC, part of Springer Nature. 23707-23731. https://doi.org/10.1007/s11042-019-7592-6
- Pei-Yin Chen, Chih-Yuan Lien, Chi-Pin Lu (2009). VLSI Implementation of an Edge-Oriented Image Scaling Processor. ,IEEE Transactions On Very Large Scale Integration (VLSI) Systems. 17 (9), 1275-1284. https://doi.org/10.1109/TVLSI.2008.2003003
- Joannis Andreadis, Angelos Amanatiadis (2005). Digital Image Scaling. IMTC 2005 – Instrumentation and Measurement Technology Conference Ottawa, Canada, 2028-2032. <u>https://doi.org/10.1109/IMTC.2005.1604529</u>
- Shih-Lun Chen, (2013). VLSI Implementation of a Low-Cost High-Quality Image Scaling Processor. IEEE Transactions on Circuits and Systems—II: Express Briefs. 60(1), 30- 35. https://doi.org/10.1109/TCSII.2012.2234873
- Thomas M. Lehmann, Claudia Gonner, and Klaus Spitzer (1999). Survey: Interpolation Methods in Medical Image Processing. IEEE Transactions on Medical Imaging, 18(11), 1049-1075. https://doi.org/10.1109/42.816070
- Shih-Lun Chen, Hong-Yi Huang, and Ching-Hsing (2011). Real-Time Multimedia Applications. IEEE Transactions on Circuits and Systems for Video Technology. 21(11), 1600-1611. https://doi.org/10.1109/AICCSA.2018.8612848
- Chien- Chuan Huang, Pei-Yin Chen, and Ching-Hsuan Ma (2012). A Novel Interpolation Chip for Real-Time Multimedia Applications. IEEE Transactions on Circuits and Systems for Video Technology. 22(10), 1512-1525. https://doi.org/10.1109/TCSVT.2012.2202080
- C. John Moses, D. Selvathi, V.M. Anne Sophia (2014). VLSI Architectures for Image Interpolation: A Survey. Hindawi Publishing Corporation VLSI Design, 2014, 872501. http://dx.doi.org/10.1155/2014/8725012
- Shih-Lun Chen (2013). VLSI Implementation of an Adaptive Edge-Enhanced Image Scalar for Real-Time Multimedia Applications. IEEE Transactions on Circuits and Systems for Video Technology.23(9), 1510-1522.

https://doi.org/10.1109/TCSVT.2013.2248492

10. Huijie, Xu Meihua, Ran Feng (2010). Adjustable Window-scaling Algorithm and Its Hardware Implementation", International Conference On Computer Design And applications (ICCDA 2010), V1-184- V1-188.

https://doi.org/10.1109/ICCDA.2010.5541295

- Meng Li, Peng Zhang, Chuang Zhu, Huizhu Jia, Xiaodong Xie, Jason Cong, Wen Gao (2015). High Efficiency VLSI Implementation of an Edge-directed Video Up-scaler Using High Level Synthesis. IEEE International Conference on Consumer Electronics (ICCE), 92-95. <u>https://doi.org/10.1109/ICCE.2015.7066333</u>
- Huijie JI, Meihua Xu, Feng Ran (2010). Study on Window-scaling Algorithm and Its FPGA Implementation. 3rd International Congress on Image and Signal Processing (CISP2010), 1213-1217. https://doi.org/10.1109/CISP.2010.5647232
- Wan-Chi Siu, Kwok-Wai Hung (2012). Review of Image Interpolation and Super- resolution. Wan-Chi Siu; Kwok-Wai Hung Signal & Information Processing Association Annual Summit and Conference (APSIPA ASC) Asia-Pacific
- Shotaro Moriya, Satoshi Yamanaka, Koji Minami, and Hiroaki Sugiura (2010). Resolution Enhancement Based on Laplacian Pyramid. IEEE Transactions on Consumer Electronics. 56(3) 1830-1836.

https://doi.org/10.1109/TCE.2010.5606333

- Hiroyuki Okuhata, Masanao Ise, Roberto Y. Omaki, and Isao Shirakawa (2013). Implementation of Super-Resolution Scaler for Full HD and 4K Video. Third International Conference on Consumer Electronics. <u>https://doi.org/10.1109/ICCE-Berlin.2013.6697987</u>
- Shih-Lun Chen (2014). VLSI Implementation of an Adaptive Edge-Enhanced Colo Interpolation Processor for Real-Time Video Applications. IEEE Transactions on Circuits and Systems for Video Technology. 24(11). https://doi.org/10.1109/TCSVT.2014.2317890
- Chung-chi Lin, Chishyan Liaw and Ching-tsomg Tsai (2010). A Piecewise Linear Convolution Interpolation with Third-order Approximation for Real-time Image Processing. International Conference on Systems Man and Cybernetics (SMC), 3632-2637. https://doi.org/10.1109/ICSMC.2010.5641886
- Chun-Ho Kim, Si-Mun Seong, Jin-Aeon Lee, and Lee-Sup Kim (2003). Winscale: An Image-Scaling Algorithm Using an Area Pixel Model. IEEE Transactions on Circuits and Systems for Video Technology.13(6), 549-553. https://doi.org/10.1109/TCSVT.2003.813431
- J.A. Parekar, R.V. Kenyon and D.E. Troxel (1983). Comparison of Interpolation methodsfor image re sampling. IEEE Transactions on IEEE Trans. Medical Imaging. MI-2(3), 31–39. https://doi.org/10.1109/TMI.1983.4307610
- H. S. Hou and H. C. Andrews (1978). Cubic splines for image interpolation and digital filtering. IEEE Trans. Acoust. Speech Signal Process. ASSP-26(6), 508–517. https://doi.org/10.1109/TASSP.1978.1163154
- Pawar Ashwini Dilip, K Rameshbabu, Kanase Prajakta Ashok, Shital Arjun Shivdas (2014). Bilinear Interpolation Image Scaling Processor for VLSI Architecture. International Journal of Reconfigurable and Embedded Systems (IJRES), 3(3), 104~113. http://doi.org/10.11591/ijres.v3.i3.pp104-113
- Bharat Garg, V N S K Chaitanya Goteti and G K Sharma (2016). A Low-Cost Energy Efficient Image Scaling Processor for Multimedia Applications. https://doi.org/10.1109/ISVDAT.2016.8064888
- LiSze Chow, Raveendran Paramesran (2016). Review of medical image quality assessment. Elsevier 145-154 https://doi.org/10.1016/j.bspc.2016.02.006
- Dinh-Hoan Trinh, Marie Luong,, Françoise Dibos, Jean-Marie Rocchisani, Canh-Duong Pham, and Truong Q. Nguyen (2014). Novel Example-Based Method for Super-Resolution and Denoising of Medical Images. IEEE Transactions on Image Processing, 23(4), 1882-1895

https://doi.org/10.1109/TIP.2014.2308422

 Juelin Leng, Guoliang Xua, Yongjie Zhang (2016). Medical image interpolation based on multi-resolution registration, Elsevier. 407-413.

https://doi.org/10.1016/j.camwa.2013.04.026

26. Zhi-Yong PANG, Hong Zhou TAN Di-Hu CHEN (2014). An Improved Low-cost Adaptive Bicubic Interpolation Arithmetic and VLSI Implementation. Acta automatica Sinica, Science Direct, 39.

https://doi.org/10.1016/S1874-1029(13)60040-3

### **AUTHORS:**



Dr Pratibha Prashant Shingare was born on 1976. She obtained her B.E. M.E. Ph.D.(2009) Electronics and Telecommunication from Pune University. She worked as a Lecturer in D.Y. Patil College of Engineering and

Viswakarma Institute of Technology Pune for seven years. She worked as a Professor of Electronics and Telecommunication in Maharshi Shikshan Samsthas Cummins College of Engineering for Women for two years. She joined Government College of Engineering Pune from 2003 onwards, having total teaching work experience of 27 years. She awarded Prof S. V. C. Ayyaya Scholarship for her Ph.D work. She has published various papers in International Journals, International conferences and National conferences including transactions on IEEE Transactions on Pattern Analysis and Machine Intelligence, IEEE Transactions on Wireless Communications, International Federation of Automatic Control etc. She is Reviewer for many international conferences and few journals. Successfully completed ISRO project in 2015. Recognized PhD guide from 2015 in Pune University.

E-mail: pps.extc@coeptech.ac.in



Ms. Mrinalini H. Joshi has completed her BE from Swami Ramanand Teerth University and ME in Electronics-VLSI from Bharati Vidyapeeth University. She is currently pursuing her PhD from

college of engineering, Pune. Her area of interest is Image Processing, VLSI and Semiconductor design.

E-mail: mrinalinipangaonkar@mmcoe.edu.in